## 64x48 Monochrome (0.66") OLED Switches Snap-In Type

YOD2A

#### **DISTINCTIVE CHARACTERISTICS**

- Organic LED Technology
- Wide View Angle of 160°
- Exceptional Contrast and Brightness: 50times greater Brightness than previous LCD Products, four times more enhanced Resolution
- High Resolution provides sharp, clear Images of very small Characters
- Single Power / Built in DC to DC Converter for OEL Panel
- Distinct, Long travel of 5mm
- Sophisticated Housing for Assembly easily
- Support Parallel and Serial Interface



#### **GERNERAL SPECIFICATIONS**

**Dispaly Specifications** 

- Display Type: OLED
- Display Mode: Passive Matrix
- Display Color: ;onochrome (Blue Light)
- Drive Duty: 1/48 Duty
- Number of Pixels: 64x48
- Pixel Size: 0.19x0.19 mm
- Pixel Pitch: 0.21x0.21 mm
- Active Area: 13.42x10.06 mm

**Electrical Characteristic** 

- Supply Voltage: 2.4 ~ 3.3 V
- Single Voltage Control Display Module
- Built-in DC to DC Power Supply to Drive OLED
- Driver IC: SSD1306
- Interface: Parallel/Serial/68xx/80xx/4-wire SPI/I<sup>2</sup>C

### **TYPICAL SWITCH DIMENSIONS**









## Mechanical Specifications

- Dimension: 33.50x36.12x24.0 mm (LxWxH)
- Window Size: 15.97x11.97 mm (LxW)
- Active Area: 13.42x10.06 mm
- Assembly: Pitch 1.27mm/12Pin Connector\*2 Assembly on PCB Easy & Removable & Flexible





www.greatecs.com

## 64x48 Monochrome (0.66") OLED Switches Snap-In Type

YOD2A

## **PIN ASSIGNMENTS**

| Pin<br>Number | Symbol         | Type | Function                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|---------------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1             | VDD            | P    | Power Supply for Core VDD  This is a voltage supply pin. It must be connected to external source.                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 2             | VSS            | G    | Ground for System This is a ground pin. It must be connected to external source.                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 3             | SW             | I    | Terminal of Switch Normally Open                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 4             | SW             | I    | Terminal of Switch Normally Open                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 5<br>6        | BS1<br>BS2     | I    | Communication Protocol Select  These pins are MCU interface selection input. See the following table:    68XX-parallel   80XX-parallel   Serial   I <sup>2</sup> C                                                                                                                                                                                                                            |  |  |  |  |  |
|               |                |      | BS1 0 1 0 1<br>BS2 1 1 0 0                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 7             | CS#            | I    | Chip Select This is the chip select input. The chip is enable for MCU communication only when CS# is pulled low.                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 8             | RES#           | I    | Power Reset for Controller and Drive This is reset signal input. When the pin is low, initialization of the chip is executed.                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 9             | D/C#           | I    | Data/ Command Control  This pin is Data/Command control pin. When the pin is pulled high, the input at D0~D7 is treated as display data. When the pin is pulled low, the input at D0~D7 will be transferred to the command register.                                                                                                                                                          |  |  |  |  |  |
| 10            | W/R#<br>(R/W#) | I    | Write or Read/Write Select When 80xx interface mode is selected, the pin will be the Write (WR#) input. When interfacing to a 68xx-series microprocessor, the pin will be used as Read/Write (R/W#) selection input. Pull this pin to "High" for read mode and pull it to "Low" for write mode.                                                                                               |  |  |  |  |  |
| 11            | RD#(E)         | I    | Read or Read/Write Enable When 80xx interface mode is selected, the pin will be the Read (RD#) input. When interfacing to a 68xx-series microprocessor, the pin will be used as the Enable (E) signal. Read/Write operation is initiated when this pin is pulled high and the CS# is pulled low.                                                                                              |  |  |  |  |  |
| 12            | NC             | -    | Reserved Pin                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 13~20         | D0~D7          | I    | Host Data Input /Output Bus  These pins are 8-bit bi-directional data bus to be connected to the microprocessor's data bus. When serial mode is selected, D1 will be the serial data input SDIN and the D0 will be the serial clock input SCLK.  When 12C mode is selected, D2 & D1 should be tired together and serve as SDAout & SDAin in application and D0 is the serial clock input SCL. |  |  |  |  |  |
| 21            | VSS            | G    | Ground for System This is a ground pin. It must be connected to external source.                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 22            | VCC-C<br>TL    | I    | OLED Driver Power Supply ON/ OFF Control When this pin is pulled high, the panel power supply will be turned ON. When this pin is pulled low, the panel power supply will be turned OFF.                                                                                                                                                                                                      |  |  |  |  |  |
| 23            | NC             | -    | Reserved Pin                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 24            | VCC            | P    | Voltage Output High Level for COM Signal This pin is OLED driver power supply. When VCC-CTL is pulled high, the pin will be output about 9V voltage (Built in Panel Power Supply).                                                                                                                                                                                                            |  |  |  |  |  |

## 64x48 Monochrome (0.66") OLED Switches Snap-In Type

YOD2A

### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                  | Symbol   | Min  | Max | Unit                    | Notes |
|----------------------------|----------|------|-----|-------------------------|-------|
| Supply Voltage for Logic   | $V_{DD}$ | -0.3 | 4   | V                       | 1,2   |
| Supply Voltage for Display | Vcc      | 0    | 15  | V                       | 1,2   |
| Operating Temperature      | Тор      | -30  | 70  | $^{\circ}\! \mathbb{C}$ | -     |
| Storage Temperature        | Tstg     | -40  | 80  | $^{\circ}$ C            | -     |

Note1 : All the about voltages are on the basis of "VSS = 0V".

Note2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also for normal operations, it is desirable to use this module under the conditions according to Section 6. "Electrical Characteristics", if this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate.

## 64x48 Monochrome (0.66") OLED Switches Snap-In Type

YOD2A

### **ELECTRICAL CHARACTERISTICS**

### 1. DC Characteristics

| Characteristics Symbol                 |                               | Conditions        | Min                 | TYP | Max                 | Unit |
|----------------------------------------|-------------------------------|-------------------|---------------------|-----|---------------------|------|
| Supply Voltage for Logic               | $V_{ m DD}$                   |                   | 2.4                 | 2.8 | 3.5                 | V    |
| Supply Voltage for Display             | $V_{\rm CC}$                  | Note 3            | 8.5                 | 9   | 9.5                 | V    |
| High Level Input                       | Vih                           | Iout=100μA,3.3MHz | 0.8×V <sub>DD</sub> | -   | V <sub>DD</sub>     | V    |
| Low Level Input                        | VIL                           | Iout=100μA,3.3MHz | 0                   | -   | 0.2×V <sub>DD</sub> | V    |
| High Level Output                      | Voh                           | Iout=100μA,3.3MHz | 0.9×V <sub>DD</sub> | -   | V <sub>DD</sub>     | V    |
| Low Level Output                       | Vol                           | Iout=100μA,3.3MHz | 0                   | -   | 0.1×V <sub>DD</sub> | V    |
| On anoting Commont for V               | Idd                           | Note 4            | -                   | 180 | 300                 | μΑ   |
| Operating Current for V <sub>DD</sub>  |                               | Note 5            | -                   | 180 | 300                 | μΑ   |
| Operating Current for V                | g Current for V <sub>CC</sub> | Note 4            | -                   | 1.5 | 2.2                 | mA   |
| Operating Current for VCC              |                               | Note 5            | -                   | 2.5 | 3.5                 | mA   |
| Sleep Mode Current for V <sub>DD</sub> | Idd, SLEEP                    |                   | -                   | 1   | 5                   | μΑ   |
| Sleep Mode Current for V <sub>CC</sub> | Icc, SLEEP                    |                   | -                   | 1   | 5                   | μΑ   |

Note 3: Brightness ( $L_{br}$ ) and Supply Voltage for Display ( $V_{CC}$ ) are subject to the change of the panel characteristics and the customer's request.

Note 4:  $V_{DD}$  = 2.8V,  $V_{CC}$  = 8.5V, 50% Display Area Turn on.

Note 5:  $V_{DD} = 2.8V$ ,  $V_{CC} = 8.5V$ , 100% Display Area Turn on.

### 2. Optics Characteristics

| Characteristics    | Symbol | Conditions              | Min  | TYP     | Max  | Unit               |
|--------------------|--------|-------------------------|------|---------|------|--------------------|
| Brightness         | Lbr    | With Polarizer (Note 3) | 40   | 60      | -    | Cd/m <sup>2</sup>  |
|                    | (x)    |                         | 0.12 | 0.16    | 0.20 |                    |
| C.I.E.(Blue)       | (y)    | Without Polarizer       | 0.22 | 0.26    | 0.30 | Cd/m <sup>2</sup>  |
| Dark Room Contrast | CR     |                         | -    | >2000:1 | -    | "Cd/m <sup>2</sup> |
| View Angle         |        |                         | >160 | -       |      | degree             |

<sup>\*</sup> Optical measurement taken at  $V_{DD} = 2.8V$ ,  $V_{CC} = 8.5V$ 

## **TIMING CHART**

### 1. 68XX-Series MPU Parallel Interface Timing Characteristics

| Symbol            | Description                          | Min | Max | Unit |
|-------------------|--------------------------------------|-----|-----|------|
| tcycle            | System Cycle Time                    | 300 | -   | ns   |
| $t_{AS}$          | Address Setup Time                   | 0   | -   | ns   |
| $t_{AH}$          | Address Hold Time                    | 0   | -   | ns   |
| $t_{ m DSW}$      | Write Data Setup Time                | 40  | -   | ns   |
| $t_{ m DHW}$      | Write Data Hold Time                 | 7   | -   | ns   |
| $t_{ m DHR}$      | Read Data Hold Time                  | 20  | -   | ns   |
| $t_{\mathrm{OH}}$ | Output Disable Time                  | _   | 70  | ns   |
| t <sub>ACC</sub>  | Access Time                          | -   | 140 | ns   |
| DW                | Chip Select Low Pulse Width (Read)   | 120 | -   |      |
| PW <sub>CSL</sub> | Chip Select Low Pulse Width (Write)  | 60  | -   | ns   |
| DW                | Chip Select High Pulse Width (Read)  | 60  | -   |      |
| $PW_{CSH}$        | Chip Select High Pulse Width (Write) | 60  | -   | ns   |
| tr                | Rise Time                            |     | 15  | ns   |
| <b>t</b> F        | Fall Time                            |     | 15  | ns   |

<sup>\*</sup> $(VDD - VSS = 2.4V \text{ to } 3.5V, Ta = 25^{\circ}C)$ 



## 64x48 Monochrome (0.66") OLED Switches Snap-In Type

## **TIMING CHART**

## 2. 80XX - Series MPU Parallel Interface Timing Characteristics

| Symbol              | Description                          | Min | Max | Unit |
|---------------------|--------------------------------------|-----|-----|------|
| tcycle              | Control Cycle Time                   | 300 | -   | ns   |
| tas                 | Address Setup Time                   | 10  | -   | ns   |
| <b>t</b> ah         | Address Hold Time                    | 0   | -   | ns   |
| tosw                | Write Data Setup Time                | 40  | -   | ns   |
| <b>t</b> dhw        | Write Data Hold Time                 | 7   | -   | ns   |
| tdhr                | Read Data Hold Time                  | 20  | -   | ns   |
| tон                 | Output Disable Time                  | -   | 70  | ns   |
| tacc                | Access Time                          | -   | 140 | ns   |
| $t_{PWLR}$          | Read Low Time                        | 120 | -   | ns   |
| $t_{ m PWLW}$       | Write Low Time                       | 60  | -   | ns   |
| $t_{PWHR}$          | Read High Time                       | 60  | -   | ns   |
| $t_{\mathrm{PWHW}}$ | Write High Time                      | 60  |     | ns   |
| $t_{CS}$            | Chip Select Setup Time               | 0   | _   | ns   |
| $t_{CSH}$           | Chip Select Hold Time to Read Signal | 0   | -   | ns   |
| $t_{\mathrm{CSF}}$  | Chip Select Hold Time                | 20  | -   | ns   |
| tr                  | Rise Time                            |     | 15  | ns   |
| t <sub>F</sub>      | Fall Time                            |     | 15  | ns   |

<sup>\*(</sup>VDD-VSS=2.4V to 3.5V, TA=25°C)



## **TIMING CHART**

## **3** Series Interface Timing Characteristics

| Symbol        | Description            | Min | Max | Unit |
|---------------|------------------------|-----|-----|------|
| tcycle        | Clock Cycle Time       | 250 | -   | ns   |
| tas           | Address Setup Time     | 150 | -   | ns   |
| tан           | Address Hold Time      | 150 | -   | ns   |
| tcss          | Chip Select Setup Time | 120 | -   | ns   |
| <b>t</b> csh  | Chip Select Hold Time  | 60  | -   | ns   |
| tdsw          | Write Data Setup Tim   | 50  | -   | ns   |
| <b>t</b> dhw  | Write Data Hold Tim    | 15  | -   | ns   |
| <b>t</b> clkl | Serial Clock Low Time  | 100 | -   | ns   |
| tclkh         | Serial Clock High Time | 100 |     | ns   |
| <b>t</b> r    | Rise Time              | -   | 15  | ns   |
| <b>t</b> F    | Fall Time              | -   | 15  | ns   |

<sup>\*</sup> $(VDD - VSS = 2.4V \text{ to } 3.5V, Ta = 25^{\circ}C)$ 



YOD2A

## **TIMING CHART**

## 4 I<sup>2</sup>C Interface Timing Characteristics

| Symbol          | Description                                                               | Min | Max | Unit |
|-----------------|---------------------------------------------------------------------------|-----|-----|------|
| tcycle          | Clock Cycle Time                                                          | 2.5 | -   | us   |
| $t_{ m HSTART}$ | Start Condition Hold Time                                                 | 0.6 | -   | us   |
| 4               | Data Hold Time (for "SDA <sub>OUT</sub> " Pin)                            |     |     | ng   |
| $t_{ m HD}$     | Data Hold Time (for "SDA <sub>IN</sub> " Pin)                             | 300 | _   | ns   |
| $t_{ m SD}$     | Data Setup Time                                                           | 100 | -   | ns   |
| $t_{ m SSTART}$ | Start Condition Setup Time (Only relevant for a repeated Start condition) | 0.6 | -   | us   |
| $t_{ m SSTOP}$  | Stop Condition Setup Time                                                 | 0.6 | -   | us   |
| <b>t</b> r      | Rise Time for Data and Clock Pin                                          |     | 300 | ns   |
| <b>t</b> F      | Fall Time for Data and Clock Pin                                          |     | 300 | ns   |
| tidle           | Idle Time before a New Transmission can Start                             | 1.3 |     | us   |

<sup>\*</sup> $(VDD - VSS = 2.4V \text{ to } 3.5V, Ta = 25^{\circ}C)$ 



#### **FUNCTION SPECIFICATION**

#### 1 Command

Refer to the Technical Manual for the SSD1306 – Revision 1.2

### 2 Power Down and Power up Sequence

To protect OEL panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. It gives the OEL panel enough time to complete the action of charge and discharge before/after the operation.

### **Power up Sequence**

- 1. Power up VDD
- 2. Send Display off Command
- 3. Initialization
- 4. Clear Screen
- 5. Power up Vcc
- 6. Delay 100ms (When VDD is stable)
- 7. Send Display on Command

### **Power down Sequence**

- 1. Send Display off command
- 2. Power down Vcc
- 3. Delay 100ms (When Vcc is reach 0 and panel is completely discharges)
- 4. Power down VDD





## 64x48 Monochrome (0.66") OLED Switches Snap-In Type

YOD2A

10

#### **FUNCTION SPECIFICATION**

#### 3 Reset Status

When RES# input is low, the chip is initialized with the following status:

- 1. Display is OFF
- 2. 132×64 Display mode
- 3. Normal segment and display data column and row address mapping (SEG0 mapped to column address 00h and COM0 mapped to row address 00h)
- 4. Shift register data clear in serial interface
- 5. Display start line is set at display RAM address 0
- 6. Column address counter is set at 0
- 7. Normal scan direction of the COM outputs
- 8. Contrast control register is set at 80h
- 9. Normal display mode (Equivalent to A4h command)

## 64x48 Monochrome (0.66") OLED Switches Snap-In Type

YOD2A

11

#### **COMMAND APPLICATION EXAMPLE**

Command usage and explanation of an actual example <Initialization>

```
OLED VCC CTL=0;
                                     //Off power up Panel Vcc
OLED RESET=0;
                                     //Reset driver IC for 100ms
Delay_100ms (1);
OLED RESET=1;
Set Display Off (0xAE, 0x00);
                                     // Display Off (0x00/0x01)
Set Display Clock (0xD5, 0x80);
                                     // Set Clock as 100 Frames/Sec
Set Multiplex Ratio(0xA8, 0x2F);
                                     // 1/48 Duty (0x0F~0x3F)
Set Display Offset(0xD3, 0x00);
                                     // Shift Mapping RAM Counter (0x00~0x3F)
Set Start Line(0x40,0x00);
                                     // Set Mapping RAM Display Start Line 0x00~0x3F)
Set Master Config(0xAD, 0x8E);
                                     // Disable Embedded DC/DC Converter
Set Addressing Mode(0x20, 0x02);
                                     // Set Page Addressing Mode
Set Segment Remap(0xA1,0x01);
                                     // Set SEG/Column Mapping
Set Common Remap(0xC8);
                                     // Set COM/Row Scan Direction
Set Common Config(0xDA, 0x12);
                                     // Set Alternative Configuration
Set Contrast Control(0x81, 0xCF);
                                     // Set SEG Output Current
Set Precharge Period(0xD9, 0xD2);
                                    // Set Pre-Charge as 13 Clocks & Discharge as 2 Cock
Set_VCOMH(0xDB, 0x34);
                                     // Set VCOM Deselect Level
Set_Entire_Display(0xA4);
                                     // Disable Entire Display On (0x00/0x01)
                                     // Disable Inverse Display On (0x00/0x01)
Set Inverse Display(0xA6);
Fill_RAM(0x00);
                                     // Clear Screen
OLED VCC=1;
                                     //Power up Vcc
Delay 100ms(1);
                                     //Dealy 100ms
                                     // Display On (0x00/0x01)
Set_Display_On(0xAF);
```

If the noise is accidentally occurred at the displaying window during the operation, please reset the display in order to recover the display function.

## 64x48 Monochrome (0.66") OLED Switches Snap-In Type

YOD2A

12

### **RELIABILITY**

### 1 Contents of Reliability Test

| Item                                  | Conditions              | Criteria                       |  |
|---------------------------------------|-------------------------|--------------------------------|--|
| High Temperature Operation            | 70°C, 240hrs            |                                |  |
| Low Temperature Operation             | -30℃, 240hrs            |                                |  |
| High Temperature Storage              | 80°C, 240hrs            | The executions!                |  |
| Low Temperature Storage               | -40°C, 240hrs           | The operational functions work |  |
| High Temperature / Humidity Operation | 60℃, 90% RH, 120hrs     | Tunctions work                 |  |
| Thermal Shock                         | -40°C<=>85°C, 24 cycles |                                |  |
| Thermal Shock                         | 60 mins dwell           |                                |  |

<sup>\*</sup>The samples used for the above test do not include polarizer.

#### 2 Lifetime

End of lifetime is specified as 50% of initial brightness

| Parameter           | Min    | Max | Unit | Condition                               | Notes |
|---------------------|--------|-----|------|-----------------------------------------|-------|
| Operating Life Time | 10,000 | -   | hr   | 60 cd/m <sup>2</sup> , 50% checkerboard | *     |
| Storage Life Time   | 20,000 | -   | hr   | Ta = 25°C, 50% RH                       |       |

<sup>\*</sup>The average operating lifetime at room temperature is estimated by the accelerated operation at high temperature conditions.

#### 3 Failure Check Standard

After the completion of the described reliability test, the samples were left at room temperature for 2hrs prior to conducting the failure test at  $23\pm5$ °C;  $55\pm15$ % RH.

<sup>\*</sup>No moisture condensation is observed during test.